

### SuperLite™ SY55853U

#### **FEATURES**

- 2.5GHz min f<sub>max</sub>
- 2.3V to 5.7V power supply
- Single bit latch
- Stores or flows through 1 bit of data
- Optimized to work with SuperLite<sup>™</sup> family
- **■** Fully differential
- Source terminated CML outputs for fast edge rates
- Accepts CML, PECL, LVPECL input logic levels
- Available in a tiny 10-pin MSOP

SuperLite™

#### DESCRIPTION

The SY55853U is a latch. Its differential output will flow through the input while it's enable is high. The output will remain static while the enable is low. In addition, an asynchronous, level sensitive reset is provided.

SY55853U inputs can be terminated with a single resistor between the true and the complement pins of a given input.

The SY55853U is a member of Micrel's SuperLite™ family of high-speed CML logic. This family features very small packaging and 2.3V to 5.7V operation.

#### **APPLICATIONS**

- **■** High-speed logic
- OC-48 communication systems

## **FUNCTIONAL BLOCK DIAGRAM**



SuperLite is a trademark of Micrel, Inc.

# **PACKAGE/ORDERING INFORMATION**



10-Pin MSOP (K10-1)

# Ordering Information<sup>(1)</sup>

| Part Number                    | Package<br>Type | Operating<br>Range | Package<br>Marking                        | Lead<br>Finish    |
|--------------------------------|-----------------|--------------------|-------------------------------------------|-------------------|
| SY55853UKC                     | K10-1           | Commercial         | 55853U                                    | Sn-Pb             |
| SY55853UKCTR <sup>(2)</sup>    | K10-1           | Commercial         | 55853U                                    | Sn-Pb             |
| SY55853UKI                     | K10-1           | Industrial         | 55853U                                    | Sn-Pb             |
| SY55853UKITR <sup>(2)</sup>    | K10-1           | Industrial         | 55853U                                    | Sn-Pb             |
| SY55853UKG <sup>(3)</sup>      | K10-1           | Industrial         | 55853U with Pb-Free bar line indicator    | NiPdAu<br>Pb-Free |
| SY55853UKGTR <sup>(2, 3)</sup> | K10-1           | Industrial         | 55853U with<br>Pb-Free bar line indicator | NiPdAu<br>Pb-Free |

#### Notes:

- 1. Contact factory for die availability. Dice are guaranteed at  $T_A$  = 25 $^{\circ}$ C, DC Electricals only.
- 2. Tape and Reel.
- ${\it 3. \ \ \, Pb\text{-}Free\ package\ recommended\ for\ new\ designs.}$

#### PIN DESCRIPTION

| Pin Number | Pin Name | Pin Function                                                                                                                                                                |
|------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2       | D, /D    | CML/PECL/LVPECL Input (Differential): This is the single bit of data that gets clocked in and remembered.                                                                   |
| 3, 4       | LE, /LE  | CML/PECL/LVPECL Latch Enable Input (Differential): The rising edge of this signal is the clock signal that determines when the Boolean value at the data input gets stored. |
| 5          | GND      | Ground.                                                                                                                                                                     |
| 6, 7       | Q, /Q    | CML Output (Differential): This is the output of the flip-flop.                                                                                                             |
| 8, 9       | R, /R    | CML/PECL/LVPECL Reset Input (Differential): This is an asynchronous active high level reset, that forces the flip-flop into a known state, namely zero.                     |
| 10         | VCC      | Power Supply.                                                                                                                                                               |

### **TRUTH TABLE**

| D | LE | R | Q                      | /Q                     |
|---|----|---|------------------------|------------------------|
| Х | 0  | 0 | Latched <sup>(1)</sup> | Latched <sup>(1)</sup> |
| 0 | 1  | 0 | 0                      | 1                      |
| 1 | 1  | 0 | 1                      | 0                      |
| Х | Χ  | 1 | 0                      | 1                      |

Note 1. Retains data before LE falling transition.

### **FUNCTIONAL DESCRIPTION**

#### **Establishing Static Logic Inputs**

The true pin of an input pair is internally biased to ground through a  $75k\Omega$  resistor. The complement pin of an input pair is internally biased halfway between  $V_{CC}$  and ground by a voltage divider consisting of two  $75k\Omega$  resistors. To keep an input at static logic zero at  $V_{CC}>3.0V,$  leave both inputs unconnected. For  $V_{CC}\leq 3.0V,$  connect the

complement input to  $V_{CC}$  and leave the true input unconnected. To make an input static logic one, connect the true input to  $V_{CC}$ , leave the complement input unconnected. These are the only ;safe ways to cause inputs to be at a static value. In particular, no input pin should be directly connected to ground. All NC (no connect) pins should be unconnected.



Figure 1. Hard Wiring A Logic "1" (1)

Note 1. X is either D, LE, R input. /X is either /D, /LE, /R input.





Figure 2. Hard Wiring A Logic "0" (1)

# Absolute Maximum Ratings(Note 1)

# 

# Operating Ratings(Note 2)

| Supply Voltage (V <sub>IN</sub> )     | 0.5 to V <sub>CC</sub> +0.5V |
|---------------------------------------|------------------------------|
| Ambient Temperature (T <sub>A</sub> ) | 40°C to +85°C                |
| Package Thermal Resistance            |                              |
| MSOP $(\theta_{JA})$                  |                              |
| Still-Air                             | 113°C/W                      |
| 500lpfm                               | 96°C/W                       |

- **Note 1.** Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- Note 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.

## DC ELECTRICAL CHARACTERISTICS(Note 1)

 $V_{CC}$  = 2.3V to 5.7V; GND = 0V;  $T_A$  = -40°C to +85°C; unless noted.

| Symbol          | Parameter            | Condition | Min | Тур | Max | Units |
|-----------------|----------------------|-----------|-----|-----|-----|-------|
| V <sub>CC</sub> | Power Supply Voltage |           | 2.3 |     | 5.7 | V     |
| I <sub>CC</sub> | Power Supply Current |           |     |     | 37  | mA    |

**Note 1.** The device is guaranteed to meet the DC specifications, shown in the table above, after thermal equilibrium has been established. The device is tested in a socket such that transverse airflow of ≥500lfpm is maintained.

# CML DC ELECTRICAL CHARACTERISTICS(Note 1)

 $V_{CC}$  = 2.3V to 5.7V; GND = 0V;  $T_A$  = -40°C to +85°C; unless noted.

| Symbol             | Parameter                  | Condition                                                                      | Min                     | Тур                     | Max                     | Units |
|--------------------|----------------------------|--------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|-------|
| $V_{ID}$           | Differential Input Voltage |                                                                                | 100                     |                         |                         | mV    |
| $V_{IH}$           | Input HIGH Voltage         | Note 2                                                                         | 1.6                     | _                       | V <sub>CC</sub>         | V     |
| $V_{IL}$           | Input LOW Voltage          | Note 2                                                                         | 1.5                     | _                       | V <sub>CC</sub> – 0.1   | V     |
| V <sub>OH</sub>    | Output HIGH Voltage        | No Load                                                                        | V <sub>CC</sub> – 0.020 | V <sub>CC</sub> - 0.010 | V <sub>CC</sub>         | V     |
| $V_{OL}$           | Output LOW Voltage         | No Load                                                                        | V <sub>CC</sub> - 0.97  | V <sub>CC</sub> - 0.825 | V <sub>CC</sub> – 0.660 | V     |
| V <sub>OS</sub>    | Output Voltage Swing       | No Load, Note 3 $100\Omega$ Environment, Note 4 $50\Omega$ Environment, Note 5 | 0.660                   | 0.800<br>0.400<br>0.200 | 0.950                   | V     |
| R <sub>DRIVE</sub> | Output Source Impedance    |                                                                                | 80                      | 100                     | 120                     | Ω     |

- **Note 1.** The device is guaranteed to meet the DC specifications, shown in the table above, after thermal equilibrium has been established. The device is tested in a socket such that transverse airflow of ≥500lfpm is maintained.
- Note 2. Inputs must be biased to logic LOW or HIGH when  $V_{\rm CC}$  is less than 3.0V.
- **Note 3.** Actual voltage levels and differential swing will depend on customer termination scheme. Typically, a 400mV swing is available in the  $100\Omega$  environment and a 200mV swing in the  $50\Omega$  environment. Refer to the "CML Termination" diagram for more details.
- Note 4. See Figure 4.
- Note 5. See Figure 3a and 3b.

# AC ELECTRICAL CHARACTERISTICS(Note 1)

 $V_{CC}$  = 2.3V to 5.7V; GND = 0V;  $T_A$  = -40°C to +85°C; unless noted.

| Symbol                          | Parameter                                |                             | Condition                   | N | Min        | Тур | Max               | Units          |
|---------------------------------|------------------------------------------|-----------------------------|-----------------------------|---|------------|-----|-------------------|----------------|
| f <sub>MAX</sub>                | Max. Operating Frequence                 | су                          |                             | 2 | 2.5        |     |                   | GHz            |
| t <sub>pd</sub>                 | Propagation Delay                        | D to Q<br>LE to Q<br>R to Q |                             |   |            |     | 400<br>400<br>500 | ps<br>ps<br>ps |
| t <sub>S</sub>                  | Set-Up Time                              | D to LE<br>D to R           |                             | 7 | 70         |     |                   | ps             |
| t <sub>H</sub>                  | Hold Time                                | LE to D                     |                             | 4 | 40         |     |                   | ps             |
| t <sub>RR</sub>                 | Reset Recovery                           |                             |                             | 4 | 400        |     |                   | ps             |
| t <sub>PW</sub>                 | Minimum Pulse Width                      | LE High<br>R High           |                             |   | 160<br>250 |     |                   | ps             |
| t <sub>r</sub> , t <sub>f</sub> | CML Output Rise/Fall Tin<br>(20% to 80%) | nes                         | -40°C to 0°C<br>0°C to 85°C | ; | 35         |     | 175<br>160        | ps             |

Note 1. Tested using environment of Figure 3b,  $50\Omega$  load CML output.

# TIMING DIAGRAMS



# **CML TERMINATION**

All inputs accept the output from any other member of this family. All outputs are source terminated 100 $\Omega$  CML differential drivers as shown in Figures 3 and 4. SY55853U expects the inputs to be terminated, and that good high

speed design practices be adhered to. SY55853U inputs are designed to accept a termination resistor between the true and complement inputs of a differential pair. 0402 form factor chip resistors will fit with some trace fanout.



50Ω \$ 100Ω \$ 100Ω \$ 50Ω

50Ω

SY55853U

Figure 3a. Differentially Terminated (50 $\Omega$  Load CML Output)

Figure 3b. Individually Terminated (50 $\Omega$  Load CML Output)



Figure 4.  $100\Omega$  Load CML Output

#### 10-PIN MSOP (K10-1)



#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this datasheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use.

Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2005 Micrel, Incorporated.